发明名称 LOW VOLTAGE PAGE BUFFER FOR USE IN NONVOLATILE MEMORY DESIGN
摘要 <p>A low-current FN channel for Erase, Program, Program-Inhibit and Read operations is disclosed for any non-volatile memory using FN-tunneling scheme for program and erase operation, regardless NAND, NOR, and EEPROM and regardless PMOS or NMOS non-volatile cell type. As a result, all above NMV memories can use the disclosed LV, compact PGM buffer to replace the traditional HV PGM buffer for saving in the silicon area and power consumption. The page buffer is used to store new loaded data for new writing and to convert the stored data into the required BL HV voltage for either Erase or Program operations according to the stored data. In addition, the simpler on-chip State-machine design can be achieved with the superior quality of NVMs of this disclosure.</p>
申请公布号 WO2013075067(A1) 申请公布日期 2013.05.23
申请号 WO2012US65734 申请日期 2012.11.18
申请人 APLUS FLASH TECHNOLOGY, INC.;LEE, PETER, W.;TSAO, HSING-YA 发明人 LEE, PETER, W.;TSAO, HSING-YA
分类号 G11C5/14 主分类号 G11C5/14
代理机构 代理人
主权项
地址