发明名称 p-FET with a strained nanowire channel and embedded SiGe source and drain stressors
摘要 Techniques for embedding silicon germanium (e-SiGe) source and drain stressors in nanoscale channel-based field effect transistors (FETs) are provided. In one aspect, a method of fabricating a FET includes the following steps. A doped substrate having a dielectric thereon is provided. At least one silicon (Si) nanowire is placed on the dielectric. One or more portions of the nanowire are masked off leaving other portions of the nanowire exposed. Epitaxial germanium (Ge) is grown on the exposed portions of the nanowire. The epitaxial Ge is interdiffused with Si in the nanowire to form SiGe regions embedded in the nanowire that introduce compressive strain in the nanowire. The doped substrate serves as a gate of the FET, the masked off portions of the nanowire serve as channels of the FET and the embedded SiGe regions serve as source and drain regions of the FET.
申请公布号 US8445892(B2) 申请公布日期 2013.05.21
申请号 US201213554065 申请日期 2012.07.20
申请人 COHEN GUY;MURRAY CONAL E.;ROOKS MICHAEL J.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 COHEN GUY;MURRAY CONAL E.;ROOKS MICHAEL J.
分类号 H01L29/775 主分类号 H01L29/775
代理机构 代理人
主权项
地址