发明名称 DELAY-LOCKED-LOOP CIRCUIT
摘要 A delay-locked-loop (DLL) circuit having a DLL that operates when an external clock signal has a low frequency and a DLL that operates when an external clock signal has a high frequency is disclosed. The DLL circuit includes a first DLL and second DLL. The first DLL adjusts a delay time of an external clock signal to generate a first internal clock signal synchronized with the external clock signal when the external clock signal has a low frequency. The second DLL adjusts the delay time of the external clock signal to generate a second internal clock signal synchronized with the external clock signal when the external clock signal has a high frequency.
申请公布号 US2013120043(A1) 申请公布日期 2013.05.16
申请号 US201213729412 申请日期 2012.12.28
申请人 CHOI JUNG-HWAN 发明人 CHOI JUNG-HWAN
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址