发明名称 Secure function evaluation techniques for circuits containing XOR gates with applications to universal circuits
摘要 An embodiment of the present invention provides a method that minimizes the number of entries required in a garbled circuit associated with secure function evaluation of a given circuit. Exclusive OR (XOR) gates are evaluated in accordance with an embodiment of the present invention without the need of associated entries in the garbled table to yield minimal computational and communication effort. This improves the performance of SFE evaluation. Another embodiment of the present invention provides a method that replaces regular gates with more efficient constructions containing XOR gates in an implementation of a Universal Circuit, and circuits for integer addition and multiplication, thereby maximizing the performance improvement provided by the above.
申请公布号 US8443205(B2) 申请公布日期 2013.05.14
申请号 US20080288919 申请日期 2008.10.24
申请人 KOLESNIKOV VLADIMIR;SCHNEIDER THOMAS;ALCATEL LUCENT 发明人 KOLESNIKOV VLADIMIR;SCHNEIDER THOMAS
分类号 H04L29/06 主分类号 H04L29/06
代理机构 代理人
主权项
地址