发明名称 Memory cell using BTI effects in high-k metal gate MOS
摘要 Techniques and circuitry are disclosed for implementing non-volatile storage that exploit bias temperature instability (BTI) effects of high-k/metal-gate n-type or p-type metal oxide semiconductor (NMOS or PMOS) transistors. A programmed bitcell of, for example, a memory or programmable logic circuit exhibits a threshold voltage shift resulting from an applied programming bias used to program bitcells. In some cases, applying a first programming bias causes the device to have a first state, and applying a second programming bias causes the device to have a second state that is different than the first state. Programmed bitcells can be erased by applying an opposite polarity stress, and re-programmed through multiple cycles. The bitcell configuration can be used in conjunction with column/row select circuitry and/or readout circuitry, in accordance with some embodiments.
申请公布号 US8432751(B2) 申请公布日期 2013.04.30
申请号 US20100976630 申请日期 2010.12.22
申请人 HAFEZ WALID M.;RAHMAN ANISUR;JAN CHIA-HONG;INTEL CORPORATION 发明人 HAFEZ WALID M.;RAHMAN ANISUR;JAN CHIA-HONG
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址