发明名称 Source-synchronous data link for system-on-chip design
摘要 A method of producing an integrated circuit (700) using a system-on-chip (SoC) architecture includes providing a first circuit (710) in a first island of synchronicity (IoS); and providing a source-synchronous data link (755/757, 765/767) between the first circuit (710) in the first IoS and a hard core (720) in a second IoS for communicating n-bit data elements between the first circuit (710) and the hard core (720). The source-synchronous data link (755/757, 765/767) includes a set of n data lines (755, 765) for transporting the n-bit data elements between the first circuit (710) and the hard core (720), and a source-synchronous clock line (757, 767) for transporting a source clock between the first circuit (710) and the hard core (720) for clocking the n-bit data elements. The hard core (720) does not include a bus interface adaptor for interfacing with the source-synchronous data link (755/757, 765/767).
申请公布号 US8418092(B2) 申请公布日期 2013.04.09
申请号 US20080746302 申请日期 2008.11.27
申请人 BASTO CARLOS;VAN DE WAERDT JAN-WILLEM;NXP B.V. 发明人 BASTO CARLOS;VAN DE WAERDT JAN-WILLEM
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址