发明名称 IMPROVING MEMORY READ STABILITY USING SELECTIVE PRECHARGE OF BIT LINE SECTIONS
摘要 A memory device utilizes selective precharge and charge sharing to reduce a bit line voltage before accessing a bit cell. A reduction in bit line voltage is achieved by precharging different sections of the bit line to different voltages (e.g., a supply voltage and ground) and using charge sharing between these sections. Read stability improves as a result of the reduction of bit line voltage. The relative capacitance difference between bit line sections determines the bit line voltage after charge sharing. Thus, the memory device is tolerant to process or temperature variations. The bit line voltage may be controlled in design by selecting the sections that are precharged to supply voltage or ground.
申请公布号 KR101251360(B1) 申请公布日期 2013.04.05
申请号 KR20107015737 申请日期 2008.12.15
申请人 发明人
分类号 G11C5/14;G11C7/12 主分类号 G11C5/14
代理机构 代理人
主权项
地址