发明名称 DIE HAVING COEFFICIENT OF THERMAL EXPANSION GRADED LAYER
摘要 A semiconductor die includes a substrate including a topside including circuit elements configured to provide a circuit function. The die includes at least one multi-layer structure including a first material having a first CTE, a second material including a metal having a second CTE, wherein the second CTE is higher than the first CTE. A coefficient of thermal expansion (CTE) graded layer includes at least a dielectric portion that is between the first material and the second material having a first side facing the first material and a second side facing the second material. The CTE graded layer includes a non-constant composition profile across its thickness that provides a graded CTE which increases in CTE from the first side to the second side. The multi-layer structure can be a through-substrate-vias (TSV) that extends through the thickness of the substrate.
申请公布号 US2013082385(A1) 申请公布日期 2013.04.04
申请号 US201113251498 申请日期 2011.10.03
申请人 KIRKPATRICK BRIAN K.;TIWARI RAJESH;TEXAS INSTRUMENTS INCORPORATED 发明人 KIRKPATRICK BRIAN K.;TIWARI RAJESH
分类号 H01L23/532;H01L21/768 主分类号 H01L23/532
代理机构 代理人
主权项
地址