发明名称 Processor Hardware Pipeline Configured for Single-Instruction Address Extraction and Memory Access Operation
摘要 Memory access instructions, such as load and store instructions, are processed in a processor-based system. Processor hardware pipeline configurations enable efficient performance of memory access instructions, such as a pipeline configuration that enables, for a memory access operation request by a register-operand based virtual machine, computation of the memory location corresponding to a virtual-machine register by extracting a bit-field from the virtual-machine instruction and accessing (load or store) the computed memory location that represents a virtual register of the virtual-machine, in a single pass through the pipeline. Thus this processor hardware pipeline configuration enables a virtual machine register read/write operation to be performed by a single hardware processor instruction through a single pass in the processor hardware pipeline, for a register-operand based virtual machine.
申请公布号 US2013086359(A1) 申请公布日期 2013.04.04
申请号 US201113248329 申请日期 2011.09.29
申请人 DE SUBRATO K.;MORROW MICHAEL W.;KHAN MOINUL H.;BAPST MARK;QUALCOMM INCORPORATED 发明人 DE SUBRATO K.;MORROW MICHAEL W.;KHAN MOINUL H.;BAPST MARK
分类号 G06F12/00;G06F9/30 主分类号 G06F12/00
代理机构 代理人
主权项
地址