发明名称 Error recover within processing stages of an integrated circuit
摘要 An integrated circuit includes a plurality of processing stages each including processing logic 1014, a non-delayed signal-capture element 1016, a delayed signal-capture element 1018 and a comparator 1024. The non-delayed signal-capture element 1016 captures an output from the processing logic 1014 at a non-delayed capture time. At a later delayed capture time, the delayed signal-capture element 1018 also captures a value from the processing logic 1014. An error detection circuit 1026 and error correction circuit 1028 detect and correct random errors in the delayed value and supplies an error-checked delayed value to the comparator 1024. The comparator 1024 compares the error-checked delayed value and the non-delayed value and if they are not equal this indicates that the non-delayed value was captured too soon and should be replaced by the error-checked delayed value. The non-delayed value is passed to the subsequent processing stage immediately following its capture and accordingly error recovery mechanisms are used to suppress the erroneous processing which has occurred by the subsequent processing stages, such as gating the clock and allowing the correct signal values to propagate through the subsequent processing logic before restarting the clock. The operating parameters of the integrated circuit, such as the clock frequency, the operating voltage, the body biased voltage, temperature and the like are adjusted so as to maintain a finite non-zero error rate in a manner that increases overall performance.
申请公布号 US8407537(B2) 申请公布日期 2013.03.26
申请号 US20100923908 申请日期 2010.10.13
申请人 FLAUTNER KRISZTIAN;AUSTIN TODD MICHAEL;BLAAUW DAVID THEODORE;MUDGE TREVOR NIGEL;ARM LIMITED;THE REGENTS OF THE UNIVERSITY OF MICHIGAN 发明人 FLAUTNER KRISZTIAN;AUSTIN TODD MICHAEL;BLAAUW DAVID THEODORE;MUDGE TREVOR NIGEL
分类号 G06F1/08;G06F11/30 主分类号 G06F1/08
代理机构 代理人
主权项
地址