发明名称 NON-VOLATILE MEMORY SERIAL CORE ARCHITECTURE
摘要 A memory system having a serial data interface and a serial data path core for receiving data from and for providing data to at least one memory bank as a serial bitstream. The memory bank is divided into two halves, where each half is divided into upper and lower sectors. Each sector provides data in parallel to a shared two-dimensional page buffer with an integrated self column decoding circuit. A serial to parallel data converter within the memory bank couples the parallel data from either half to the serial data path core. The shared two-dimensional page buffer with the integrated self column decoding circuit minimizes circuit and chip area overhead for each bank, and the serial data path core reduces chip area typically used for routing wide data buses. Therefore a multiple memory bank system is implemented without a significant corresponding chip area increase when compared to a single memory bank system having the same density.
申请公布号 KR20130028928(A) 申请公布日期 2013.03.20
申请号 KR20127028929 申请日期 2007.11.26
申请人 MOSAID TECHNOLOGIES, INC. 发明人 KIM JIN KI
分类号 G11C16/02;G11C16/08;G11C16/24 主分类号 G11C16/02
代理机构 代理人
主权项
地址