发明名称 Cavity-free interface between extension regions and embedded silicon-carbon alloy source/drain regions
摘要 A gate stack is formed on a silicon substrate, and source/drain extension regions are formed around the gate stack. A dielectric spacer is formed around the gate stack. A pair of trenches is formed around the gate stack and the dielectric spacer by an etch so that sidewalls of the source/drain extension regions are exposed. Within each trench, an n-doped silicon liner is deposited on the sidewalls of the trenches by a first selective epitaxy process so that the interface between the dielectric spacer and the source/drain extension region is covered. Within each trench, an n-doped single crystalline silicon-carbon alloy is subsequently deposited to fill the trench by a second selective epitaxy process. A combination of an n-doped single crystalline silicon liner and an n-doped single crystalline silicon-carbon alloy functions as embedded source/drain regions of an n-type field effect transistor (NFET), which applies a tensile stress to the channel of the transistor.
申请公布号 US8394712(B2) 申请公布日期 2013.03.12
申请号 US201113101260 申请日期 2011.05.05
申请人 DUBE ABHISHEK;ONTALUS VIOREL;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DUBE ABHISHEK;ONTALUS VIOREL
分类号 H01L21/20 主分类号 H01L21/20
代理机构 代理人
主权项
地址