发明名称 Method of Screening Static Random Access Memory Cells for Positive Bias Temperature Instability
摘要 A method of screening complementary metal-oxide-semiconductor CMOS integrated circuits, such as integrated circuits including CMOS static random access memory (SRAM) cells, for n-channel transistors susceptible to transistor characteristic shifts over operating time. For the example of SRAM cells formed of cross-coupled CMOS inverters, static noise margin and writeability (Vtrip) screens are provided. Each of the n-channel transistors in the CMOS SRAM cells are formed within p-wells that are isolated from p-type semiconductor material in peripheral circuitry of the memory and other functions in the integrated circuit. Forward and reverse body node bias voltages are applied to the isolated p-wells of the SRAM cells under test to determine whether such operations as read disturb, or write cycles, disrupt the cells under such bias. Cells that are vulnerable to threshold voltage shift over time can thus be identified.
申请公布号 US2013058177(A1) 申请公布日期 2013.03.07
申请号 US201213467517 申请日期 2012.05.09
申请人 SESHADRI ANAND;LOH WAH KIT;TEXAS INSTRUMENTS INCORPORATED 发明人 SESHADRI ANAND;LOH WAH KIT
分类号 G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址