发明名称 Flexible CMOS library architecture for leakage power and variability reduction
摘要 Various exemplary embodiments relate to improved fabrication of CMOS transistor arrays for integrated circuits. Increased regularity in standard-cells using gate-isolation architecture may permit further reduction in feature size. MOSFETs may be spaced at roughly equal pitch and have increased channel lengths for leakage current reduction. Logic gates may be designed to have nominal channel lengths for speed and increased channel lengths for leakage current reduction. Further leakage current reduction may involve specialized channel lengths for isolation MOSFETs. Thus, the combination of the gate-isolation technique with MOSFETs having lengthened channels that are evenly spaced at substantially the same pitch may produce a flexible library architecture for improved standard-cell designs in advanced CMOS technology nodes.
申请公布号 US8390331(B2) 申请公布日期 2013.03.05
申请号 US20090648880 申请日期 2009.12.29
申请人 VEENDRICK HENDRICUS JOSEPH MARIA;SEVAT LEONARDUS HENDRICUS MARIA;NXP B.V. 发明人 VEENDRICK HENDRICUS JOSEPH MARIA;SEVAT LEONARDUS HENDRICUS MARIA
分类号 H03K19/00;H01L21/82 主分类号 H03K19/00
代理机构 代理人
主权项
地址