发明名称 Massively parallel interconnect fabric for complex semiconductor devices
摘要 An embodiment of this invention uses a massive parallel interconnect fabric (MPIF) at the flipped interface of a core die substrate (having the core logic blocks) and a context die (used for in circuit programming/context/customization of the core die substrate), to produce ASIC-like density and FPGA-like flexibility/programmability, while reducing the time and cost for development and going from prototyping to production, reducing cost per die, reducing or eliminating NRE, and increasing performance. Other embodiments of this invention enable debugging complex SoC through large contact points provided through the MPIF, provide for multi-platform functionality, and enable incorporating FGPA core in ASIC platform through the MPIF.
申请公布号 US8390035(B2) 申请公布日期 2013.03.05
申请号 US20090436235 申请日期 2009.05.06
申请人 BEMANIAN MAJID;YAZDANI FARHANG 发明人 BEMANIAN MAJID;YAZDANI FARHANG
分类号 H01L23/52 主分类号 H01L23/52
代理机构 代理人
主权项
地址
您可能感兴趣的专利