发明名称 SEMICONDUCTOR MEMORY DEVICE CAPABLE OF SHORTENING ERASE TIME
摘要 In a memory cell array, a plurality of memory cells connected to a plurality of word lines and a plurality of bit lines are arranged in a matrix. A control circuit controls the potentials of said plurality of word lines and said plurality of bit lines. In an erase operation, the control circuit erases an n number of memory cells (n is a natural number equal to or larger than 2) of said plurality of memory cells at the same time using a first erase voltage, carries out a verify operation using a first verify level, finds the number of cells k (k≦̸n) exceeding the first verify level, determines a second erase voltage according to the number k, and carries out an erase operation again using the second erase voltage.
申请公布号 US2013051155(A1) 申请公布日期 2013.02.28
申请号 US201213660044 申请日期 2012.10.25
申请人 SHIBATA NOBORU 发明人 SHIBATA NOBORU
分类号 G11C16/06 主分类号 G11C16/06
代理机构 代理人
主权项
地址