发明名称 Integrated jitter compliant low bandwidth phase locked loops
摘要 A phase difference between a reference clock signal and a feedback signal is digitally detected. A resultant phase detection signal is digitally filtered, and a PLL (Phase Locked Loop) output signal is synthesized in a fractional synthesizer under control of the digitally filtered phase detection signal. A feedback path, which could include an integer divider and/or a fractional N divider, provides the feedback signal based on the PLL output signal. The combination of a wide bandwidth fractional synthesizer and a low bandwidth digital PLL provides for a low bandwidth jitter filtering function with a wide bandwidth PLL to suppress VCO (Voltage Controlled Oscillator) noise and crosstalk.
申请公布号 US8384452(B1) 申请公布日期 2013.02.26
申请号 US201113231798 申请日期 2011.09.13
申请人 CORTINA SYSTEMS, INC.;PARKER KEVIN;STEVENS MALCOLM;DALLAIRE STEPHANE;SCOUTEN SHAWN;KIRSTEN JEFF P. 发明人 PARKER KEVIN;STEVENS MALCOLM;DALLAIRE STEPHANE;SCOUTEN SHAWN;KIRSTEN JEFF P.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址