发明名称 3D INTEGRATED CIRCUIT DEVICE FABRICATION
摘要 A method is provided for fabricating a 3D integrated circuit structure. According to the method, a first active circuitry layer wafer is provided. The first active circuitry layer wafer comprises a P+ portion covered by a P− layer, and the P− layer includes active circuitry. The first active circuitry layer wafer is bonded face down to an interface wafer that includes a first wiring layer, and then the P+ portion of the first active circuitry layer wafer is selectively removed with respect to the P− layer of the first active circuitry layer wafer. Next, a wiring layer is fabricated on the backside of the P− layer. Also provided are a tangible computer readable medium encoded with a program for fabricating a 3D integrated circuit structure, and a 3D integrated circuit structure.
申请公布号 EP2313923(A4) 申请公布日期 2013.02.20
申请号 EP20090808777 申请日期 2009.08.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FAROOQ, MUKTA, G.;HANNON, ROBERT;IYER, SUBRAMANIAN, S.;KOESTER, STEVEN, J.;PORUSHOTHAMAN, SAMPATH;YU, ROY, R.
分类号 H01L27/06;H01L27/105 主分类号 H01L27/06
代理机构 代理人
主权项
地址