发明名称 Capacitor Mismatch Error Correction in Pipeline Analog-to-Digital Converters
摘要 Various embodiments of methods and devices for reducing capacitor mismatch errors in a pipeline analog-to-digital converter (ADC) are disclosed. A plurality of pipeline element circuits are provided, where each pipeline element circuit corresponds to a given bit of the pipeline ADC. A first pipeline element circuit is configured to digitize analog A and B capacitor mismatch error calibration voltages generated by all the pipeline element circuits of the ADC when the pipeline ADC is operating in a capacitor mismatch calibration phase. According to one embodiment, digital representations corresponding to A and B capacitor mismatch error calibration voltages for each of the pipeline element circuits are provided to an output shift register and summing circuit, which generates capacitor mismatch error correction codes corresponding to each bit and pipeline element circuit. The capacitor mismatch error correction codes are applied to each bit weight of the pipeline ADC after conversion of analog signals input to the pipeline ADC has been completed.
申请公布号 US2013038477(A1) 申请公布日期 2013.02.14
申请号 US201113222886 申请日期 2011.08.31
申请人 AVAGO TECHNOLOGIES ECBU IP (SINGAPORE) PTE. LTD.;SOUCHKOV VITALI 发明人 SOUCHKOV VITALI
分类号 H03M1/10 主分类号 H03M1/10
代理机构 代理人
主权项
地址