发明名称 Low-clock-energy, fully-static latch circuit
摘要 One embodiment of the present invention sets forth a technique for capturing and holding a level of an input signal using a low-clock-energy latch circuit that is fully static. The clock is only coupled to a first clock-activated pull-up or pull-down transistor and a second clock-activated pull-down or pull-up transistor. The level of the input signal is captured by a storage sub-circuit on one of the rising or the falling clock edge and stored to generate an output signal until the clock transitions. The level of the input signal is propagated to the output signal when the storage sub-circuit is not enabled. The storage sub-circuit is enabled and disabled by the first clock-activated transistor and a propagation sub-circuit is activated and deactivated by the second clock-activated transistor.
申请公布号 US8373483(B2) 申请公布日期 2013.02.12
申请号 US201113028023 申请日期 2011.02.15
申请人 NVIDIA CORPORATION;DALLY WILLIAM J. 发明人 DALLY WILLIAM J.
分类号 H03K3/289 主分类号 H03K3/289
代理机构 代理人
主权项
地址