发明名称 Integrated circuit package with segregated Tx and Rx data channels
摘要 A chip layout isolates Rx terminals and Rx ports from Tx terminals and Tx ports. Tx terminals are grouped contiguously to each other, and are segregated as a group to a given edge of the package, Rx terminals are similarly grouped and segregated to a different edge of the package. Tx and Rx data channels are disposed in a respective single layer of the package, or both are disposed in a same single layer of the package. Rx ports and Tx ports are located at an approximate center of the package, with Tx and Rx ports disposed on respective opposite sides of an axis bisecting the package. Data signals received by, and transmitted from, the chip flow in a same direction, from a first edge of the package to the center of the package and from the center of the package to a second edge of the package, respectively.
申请公布号 US8368217(B2) 申请公布日期 2013.02.05
申请号 US201213541658 申请日期 2012.07.03
申请人 MOSYS, INC.;MILLER MICHAEL J.;BAUMANN MARK WILLIAM;ROY RICHARD S. 发明人 MILLER MICHAEL J.;BAUMANN MARK WILLIAM;ROY RICHARD S.
分类号 H01L23/48 主分类号 H01L23/48
代理机构 代理人
主权项
地址