发明名称 Cryptographic device employing parallel processing
摘要 A cryptography processor includes a central processing unit and a co-processor, the co-processor comprising a plurality of calculating subunits as well as a single control unit which is coupled to each of the plurality of calculating subunits. A cryptographic operation is distributed among the individual calculating subunits in the form of sub-operations by the control unit. The central processing unit, the plurality of calculating subunits and the control unit are integrated on a single chip, the chip comprising a common supply current access for supplying the plurality of calculating subunits and the control unit with current. Due to the arrangement of the calculating subunit in parallel, on the hand, the throughput of the cryptography processor is increased. On the other hand, however, the current profile that may be detected at the supply current access is randomized to such an extent that an attacker can no longer infer numbers processed in the individual calculating subunits.
申请公布号 US8369520(B2) 申请公布日期 2013.02.05
申请号 US20080034252 申请日期 2008.02.20
申请人 INFINEON TECHNOLOGIES AG;ELBE ASTRID;JANSSEN NORBERT;SEDLAK HOLGER 发明人 ELBE ASTRID;JANSSEN NORBERT;SEDLAK HOLGER
分类号 H04L9/00;G06F7/72;G06F9/38;G06F21/00;G06F21/55;G06F21/72 主分类号 H04L9/00
代理机构 代理人
主权项
地址