发明名称 Assessment of on-chip circuit based on eye-pattern asymmetry
摘要 During an asymmetry testing mode of an integrated circuit, the asymmetry of an on-chip I/O circuit is tested. In particular, a transmitter circuit in the integrated circuit transmits electrical signals, which are associated with a predefined data pattern, to a receiver circuit in the integrated circuit via a communication channel (such as a differential pair of signal lines). Then the integrated circuit generates an eye pattern using the received electrical signals, and determines an asymmetry of the eye pattern about a common reference level of the received electrical signals. Furthermore, the integrated circuit performs remedial action based on the determined asymmetry. For example, the integrated circuit may compare the determined asymmetry with a predefined asymmetry criterion and, if the asymmetry exceeds the predefined asymmetry criterion, may output a result of the comparison that indicates a failure of the asymmetry test.
申请公布号 US8368419(B2) 申请公布日期 2013.02.05
申请号 US20100848836 申请日期 2010.08.02
申请人 ORACLE AMERICA, INC.;SU JIANGHUI 发明人 SU JIANGHUI
分类号 G01R31/02 主分类号 G01R31/02
代理机构 代理人
主权项
地址