发明名称 WAFER LEVEL CHIP SCALE PACKAGE FOR WIRE-BONDING CONNECTION
摘要 Primarily disclosed is a wafer-level chip-scale-package (WLCSP) for wire-bonding connection. A first encapsulating layer is formed over a passivation layer of a chip. An RDL (redistribution wiring layer) is formed on the first encapsulating layer. A plurality of wire-bonding pads are stacked on the wiring terminals of the RDL on the first encapsulating layer. Each wire-bonding pad has a top surface and a sidewall. A surface plated layer completely covers the top surfaces of the wire-bonding pads. A second encapsulating layer is formed over the first encapsulating layer to encapsulate the RDL and the sidewalls of the wire-bonding pads. The openings of the second encapsulating layer are smaller than the top surfaces of the corresponding wire-bonding pads to partially encapsulate the surface plated layer. Accordingly, it can resolve the issue of die crack when wire-bonding on thinned chips.
申请公布号 US2013026658(A1) 申请公布日期 2013.01.31
申请号 US201113193911 申请日期 2011.07.29
申请人 CHEN YEN-JU 发明人 CHEN YEN-JU
分类号 H01L23/49;H01L21/56 主分类号 H01L23/49
代理机构 代理人
主权项
地址