发明名称 Microprocessor with variable clock operation
摘要 A microprocessor with a variable clock operation, which is operative at a highest speed as well as a lowest speed, within a maximum performance range of the microprocessor is disclosed. The invention includes a microprocessor having a Critical Path Operation (CPO) block that is operative at a speed corresponding to an external clock signal; a decision circuit for deciding an operation state of the microprocessor, according to a test result of the CPO block in the microprocessor; a MUX unit for selecting a signal from either a signal from the decision circuit or an external signal, selecting a signal intended to control, and forwarding the selected signal; a controlling unit for receiving a signal from the MUX unit for providing a control signal for varying a clock signal; and a PLL circuit for varying the clock signal in response to the control signal from the controlling unit for applying a varied clock signal to the microprocessor.
申请公布号 US6477658(B1) 申请公布日期 2002.11.05
申请号 US19990342911 申请日期 1999.06.30
申请人 HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. 发明人 PANG DAE SUNG
分类号 G06F1/04;G06F1/08;G06F15/76;(IPC1-7):G06F1/08 主分类号 G06F1/04
代理机构 代理人
主权项
地址
您可能感兴趣的专利