发明名称 LDPC ERASURE DECODING FOR FLASH MEMORIES
摘要 <p>A Solid-State Disk (SSD) controller uses LDPC decoding to enable flash memory accesses with improved latency and/or error correction capabilities. With SLC flash memory having a BER less than a predetermined value, the SSD controller uses a 1-bit read (single read) hard-decision LDPC decoder to access the flash memory. If the hard-decision LDPC decoder detects an uncorrectable error, then the SSD controller uses a 1.5-bit read (two reads) erasure-decision LDPC decoder to access the flash memory. With flash memory having a raw BER between two other predetermined values, the SSD controller omits the use of the hard-decision LDPC decoder and uses only the erasure-decision LDPC decoder to access the flash memory. Variations of the SSD controller similarly access MLC flash memory. Some SSD controllers dynamically switch between hard-decision and erasure-based decoders based on dynamic decoder selection criteria.</p>
申请公布号 KR20130006472(A) 申请公布日期 2013.01.16
申请号 KR20127026747 申请日期 2011.03.11
申请人 LSI CORPORATION 发明人 ZHONG HAO;LI YAN;DANILAK RADOSLAV;COHEN EARL T
分类号 G11C16/06;G11C16/04;G11C29/42;H03M13/11 主分类号 G11C16/06
代理机构 代理人
主权项
地址