发明名称 Hybrid Impedance Compensation in a Buffer Circuit
摘要 A compensation circuit for controlling a variation in output impedance of at least one buffer circuit includes a monitor circuit and a control circuit coupled with the monitor circuit. The monitor circuit includes a pull-up portion including at least one PMOS transistor and a pull-down portion comprising at least one NMOS transistor. The monitor circuit is configured to track an operation of an output stage of the buffer circuit and is operative to generate at least a first control signal indicative of a status of at least one characteristic of corresponding pull-up and pull-down portions in the output stage of the buffer circuit over variations in PVT conditions to which the buffer circuit may be subjected. The control circuit is operative to generate a set of digital control bits as a function of the first control signal. The set of digital control bits is operative to compensate the pull-up and pull-down portions in the output stage of the buffer circuit over prescribed variations in PVT conditions.
申请公布号 US2012326768(A1) 申请公布日期 2012.12.27
申请号 US201113165195 申请日期 2011.06.21
申请人 BHATTACHARYA DIPANKAR;SHUKLA ASHISH V.;KRIZ JOHN CHRISTOPHER;KOTHANDARAMAN MAKESHWAR;KUMAR PANKAJ;PARAMESWARAN PRAMOD;LSI CORPORATION 发明人 BHATTACHARYA DIPANKAR;SHUKLA ASHISH V.;KRIZ JOHN CHRISTOPHER;KOTHANDARAMAN MAKESHWAR;KUMAR PANKAJ;PARAMESWARAN PRAMOD
分类号 H03H11/40 主分类号 H03H11/40
代理机构 代理人
主权项
地址