发明名称
摘要 A first integrated circuit (IC) has an adjustable delay circuit and a first interface circuit. A first clock signal is provided to the adjustable delay circuit to produce a delayed clock signal provided to the first interface circuit. A second IC has a supply voltage sense circuit and a second interface circuit that transfers data with the first IC. The supply voltage sense circuit provides a noise signal to the first IC that is indicative of noise in a supply voltage of the second IC. The adjustable delay circuit adjusts a delay of the delayed clock signal based on the noise signal. In other embodiments, edge-colored clock signals reduce the effects of high frequency jitter in the transmission of data between integrated circuits (ICs) by making the high frequency jitter common between the ICs. In other embodiments, a supply voltage is used to generate clocks signals on multiple ICs.
申请公布号 JP2012532369(A) 申请公布日期 2012.12.13
申请号 JP20120517540 申请日期 2010.05.31
申请人 发明人
分类号 G06F1/12;H03K5/135;H03K19/00 主分类号 G06F1/12
代理机构 代理人
主权项
地址