发明名称 FPGA with hybrid interconnect
摘要 An Application-Specific Field Programmable Gate Array (FPGA) device or fabric is described for use in applications requiring fast reconfigurability of devices in the field, enabling multiple personalities for re-using silicon resources (like arrays of large multipliers in DSP applications) from moment-to-moment for implementing different hardware algorithms. In a general purpose FPGA device or fabric, this fast reconfigurability is normally implemented by special reconfiguration support circuitry and/or additional configuration memory. Unfortunately, this flexibility requires a large amount of programmable routing resource and silicon area—limiting the viability in volume production applications. This invention describes how multi-program FPGA functionalities may be migrated to smaller die by constructing implementations with a hybrid FPGA/ASIC interconnect structure. These implementations retain multi-program capability while requiring a much smaller silicon area than a conventional FPGA when customized for a particular set of user applications.
申请公布号 US8332796(B2) 申请公布日期 2012.12.11
申请号 US20090608371 申请日期 2009.10.29
申请人 OSANN, JR. ROBERT;ROANN CIRCUITS TECH LTD., L.L.C. 发明人 OSANN, JR. ROBERT
分类号 G06F17/50;H03K19/177 主分类号 G06F17/50
代理机构 代理人
主权项
地址