发明名称 SHIFT REGISTER
摘要 In one embodiment of the present invention, a unit circuit of a shift register includes a bootstrap circuit configured with a transistor T1, a transistor T2 and a capacitor, a transistor T3, a transistor T4, and a reset signal generation circuit. By use of two-phase clock signals and whose high level periods do not overlap with each other, the reset signal generation circuit generates a reset signal which is at a high level in a normal state and changes to a low level when an input signal turns into the high level. During a period that the reset signal is at the high level, transistors T3 and T4 perform discharge of a node and pull-down of an output signal. Thus, it is possible to obtain a power-saving shift register that fixes an output signal at a low level in a normal state without allowing a through current to flow therein.
申请公布号 US2012307959(A1) 申请公布日期 2012.12.06
申请号 US201213571608 申请日期 2012.08.10
申请人 FURUTA SHIGE;MURAKAMI YUHICHIROH;SASAKI YASUSHI;SHIMIZU SHINSAKU;SHARP KABUSHIKI KAISHA 发明人 FURUTA SHIGE;MURAKAMI YUHICHIROH;SASAKI YASUSHI;SHIMIZU SHINSAKU
分类号 G11C19/00 主分类号 G11C19/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利