发明名称 Methods to obtain a feasible integer solution in a hierarchical circuit layout optimization
摘要 An approach that obtains a feasible integer solution in a hierarchical circuit layout optimization is described. In one embodiment, a hierarchical circuit layout and ground rule files are received as input. Constraints in the hierarchical circuit layout are represented as an original integer linear programming problem. A relaxed linear programming problem is derived from the original integer linear programming problem by relaxing integer constraints and using relaxation variables on infeasible constraints. The relaxed linear programming problem is solved to obtain a linear programming solution. Variables are then clustered, and at least one variable from each cluster is rounded to an integer value according to the linear programming solution. Next, it is determined whether all the variables are rounded to integer values. Unrounded variables are iterated back through the deriving of the integer linear programming problem, solving of the relaxed linear programming problem, and rounding of a subset of variables. A modified hierarchical circuit layout is generated in response to a determination that all the variables are rounded to integer values.
申请公布号 US8302062(B2) 申请公布日期 2012.10.30
申请号 US20100712880 申请日期 2010.02.25
申请人 GRAY MICHAEL S.;TANG XIAOPING;YUAN XIN;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GRAY MICHAEL S.;TANG XIAOPING;YUAN XIN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址