发明名称 NAND architecture memory with voltage sensing
摘要 A NAND architecture non-volatile memory voltage sensing data read/verify process and sense amplifier has been described that senses data in floating gate or floating node field effect transistor memory cells using a voltage sensing data read/verify process. The voltage sensing process utilized a reference NAND string and reference memory cell that is coupled to a reference bit line. A voltage is precharged onto a bit line to be read and an associated reference bit line. The bit line is then coupled to a NAND string and selected memory cell while the reference bit line is coupled to a reference NAND string and selected reference memory cell. The relative voltage level of the bit line and reference bit line are then set by the relative currents flowing through the coupled NAND string and reference NAND string, and the voltage differential read by a coupled voltage sense amplifier.
申请公布号 US8295088(B2) 申请公布日期 2012.10.23
申请号 US20090502771 申请日期 2009.07.14
申请人 DOYLE DANIEL;MICRON TECHNOLOGY, INC. 发明人 DOYLE DANIEL
分类号 G11C16/06;G11C16/26;G11C16/28;G11C16/34 主分类号 G11C16/06
代理机构 代理人
主权项
地址