发明名称 Detecting asymmetrical transistor leakage defects
摘要 A method of detecting low-probability defects in large transistor arrays (such as large arrays of SRAM cells), where the defects manifest themselves as asymmetrical leakage in a transistor (such as a pulldown nFET in an SRAM cell). These defects are detected by creating one or more test arrays, identical in all regards to the large transistor arrays up until the contact and metallization layers. Leakage is measured by applying an appropriate off-state voltage (e.g., 0V) by a common connection to all of the gates of the transistors in the test array, then measuring the aggregate drain/source leakage current, both forward and reverse (e.g., first grounded source and positively biased drain, then grounded drain and positively biased source) comparing the difference between the two leakage current measurements.
申请公布号 US8294485(B2) 申请公布日期 2012.10.23
申请号 US20100699211 申请日期 2010.02.03
申请人 OUYANG XU;WANG YUN-YU;SONG YUNSHENG;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 OUYANG XU;WANG YUN-YU;SONG YUNSHENG
分类号 G01R31/02;G01R31/08 主分类号 G01R31/02
代理机构 代理人
主权项
地址