发明名称 Methodology for improving device performance prediction from effects of active area corner rounding
摘要 A system and method for modeling a semiconductor transistor device structure having a conductive line feature of a designed length connected to a gate of a transistor device in a circuit to be modeled, the transistor including an active device (RX) area over which the gate is formed and over which the conductive line feature extends. The method includes providing an analytical model representation including a function for modeling a lithographic flare effect impacting the active device area width; and, from the modeling function, relating an effective change in active device area width (deltaW adder) as a function of a distance from a defined edge of the RX area. Then, transistor model parameter values in a transistor compact model for the device are updated to include deltaW adder values to be added to a built-in deltaW value. A netlist used in a simulation includes the deltaW adder values to more accurately describe the characteristics of the transistor device being modeled including modeling of lithographic corner rounding effect on transistor device parametrics.
申请公布号 US8296691(B2) 申请公布日期 2012.10.23
申请号 US20080971015 申请日期 2008.01.08
申请人 CHIDAMBARRAO DURESETI;DAVIDSON GERALD M.;HYDE PAUL A.;MCCULLEN JUDITH H.;NARASIMHA SHREESH;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHIDAMBARRAO DURESETI;DAVIDSON GERALD M.;HYDE PAUL A.;MCCULLEN JUDITH H.;NARASIMHA SHREESH
分类号 G06F17/50;G06F9/45;G06G7/48 主分类号 G06F17/50
代理机构 代理人
主权项
地址