发明名称 Circuits and methods for processing memory redundancy data
摘要 An interface processes memory redundancy data on an application specific integrated circuit (ASIC) with self-repairing random access memory (RAM) devices. The interface includes a state machine, a counter, and an array of registers. The state machine is coupled to a redundancy chain. The redundancy chain includes coupled redundant elements of respective memory elements on the ASIC. In a shift-in mode, the interface shifts data from each of the elements in the redundancy chain and compresses the data in the array of registers. The interface communicates with a test access port coupled to one or more eFuse devices to store and retrieve the compressed data. In a shift-out mode, the interface decompresses the data stored in the array of registers and shifts the decompressed data to each unit in the redundancy chain. The interface functions absent knowledge of the number, bit size and type of self-repairing RAM devices in the redundancy chain.
申请公布号 US8281190(B2) 申请公布日期 2012.10.02
申请号 US20090534150 申请日期 2009.08.02
申请人 GUNDERSON ROSALEE;BEUCLER DALE;KOSS LOUISE A.;AVAGO TECHNOLOGIES ENTERPRISE IP (SINGAPORE) PTE.LTD. 发明人 GUNDERSON ROSALEE;BEUCLER DALE;KOSS LOUISE A.
分类号 G11C29/00;G01R31/28;G06F11/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址