发明名称 Coarse digital-to-analog converter architecture for voltage interpolation DAC
摘要 For coarse resistor string DACs, a resistor string is placed in an array of columns and rows, each resistor tap is connected to a switch network, and a decoder is used to select switches to be closed such that sub-DAC voltage comes from the resistor taps connected to the selected switches. The voltages from each row are fed into multiplexers, wherein the multiplexers produce output voltages. DAC circuit designs extend the resolution of the output voltages by feeding them into a voltage interpolation amplifier. A method and apparatus are disclosed for implementing Gray code to design coarse DAC architecture for voltage interpolation such that the number of switches required by the circuit is significantly reduced, thereby decreasing required surface area, and improving glitch performance without increasing design complexity.
申请公布号 US8274417(B2) 申请公布日期 2012.09.25
申请号 US20100965651 申请日期 2010.12.10
申请人 ZHAO JIANHUA;WANG SHAWN;STMICROELECTRONICS R&D (SHANGHAI) CO., LTD. 发明人 ZHAO JIANHUA;WANG SHAWN
分类号 H03M1/66 主分类号 H03M1/66
代理机构 代理人
主权项
地址