发明名称 ENHANCEMENT OF POWER MANAGEMENT USING DYNAMIC VOLTAGE AND FREQUENCY SCALING AND DIGITAL PHASE LOCK LOOP HIGH SPEED BYPASS MODE
摘要 An apparatus for clock/voltage scaling includes a device power manager arranged to supply a scalable frequency clock to an interface; a delay-locked loop, supplied by a constant fixed frequency clock and a constant voltage, arranged to generate a unique code depending on process, voltage, and/or temperature; and controlled delay line elements coupled to the delay-locked loop, arranged to generate an appropriate delayed data strobe based on the unique code. A method for a digital phase lock loop high speed bypass mode includes providing a first digital phase lock loop in a first high speed clock domain; providing a second digital phase lock loop in a second clock domain; controlling an output of a first glitchless multiplexer according to preselected settings using a device power manager synchronized locally; and controlling an output of a second glitchless multiplexer using a control logic element of the second digital phase lock loop.
申请公布号 US2012235716(A1) 申请公布日期 2012.09.20
申请号 US201213484472 申请日期 2012.05.31
申请人 DUBOST GILLES;DAHAN FRANCK;MAIR HUGH THOMAS;DUBOIS SYLVAIN 发明人 DUBOST GILLES;DAHAN FRANCK;MAIR HUGH THOMAS;DUBOIS SYLVAIN
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利