发明名称 Package process
摘要 A package structure and a package process are proposed in using pillar bumps to connect an upper second chip and through silicon vias of a lower first chip, wherein a gap between the first chip and the second chip can be controlled by adjusting a height of the pillar bumps. In other words, the pillar bumps compensate the height difference between the first chip and a molding compound surrounding the first chip so as to ensure the bondibility between the pillar bumps and the corresponding through silicon vias and improve the process yield. Furthermore, the pillar bumps maintain the gap between the second chip and the molding compound for allowing an underfill being properly filled into the space between the first chip and the second chip.
申请公布号 US8258007(B2) 申请公布日期 2012.09.04
申请号 US20100817396 申请日期 2010.06.17
申请人 SHEN CHI-CHIH;CHEN JEN-CHUAN;CHANG HUI-SHAN;CHANG WEN-HSIUNG;ADVANCED SEMICONDUCTOR ENGINEERING, INC. 发明人 SHEN CHI-CHIH;CHEN JEN-CHUAN;CHANG HUI-SHAN;CHANG WEN-HSIUNG
分类号 H01L21/00;H01L21/44;H01L29/40 主分类号 H01L21/00
代理机构 代理人
主权项
地址