发明名称 Mask-shift-aware RC extraction for double patterning design
摘要 A method includes providing a layout of an integrated circuit design, and generating a plurality of double patterning decompositions from the layout, with each of the plurality of double patterning decompositions including patterns separated to a first mask and a second mask of a double patterning mask set. A maximum shift between the first and the second masks is determined, wherein the maximum shift is a maximum expected mask shift in a manufacturing process for implementing the layout on a wafer. For each of the plurality of double patterning decompositions, a worst-case performance value is simulated using mask shifts within a range defined by the maximum shift. The step of simulating the worst-case performance includes calculating capacitance values corresponding to mask shifts, and the capacitance values are calculated using a high-order equation or a piecewise equation.
申请公布号 US8252489(B2) 申请公布日期 2012.08.28
申请号 US201113167905 申请日期 2011.06.24
申请人 SU KE-YING;WANG CHUNG-HSING;KUAN JUI-FENG;CHAO HSIAO-SHU;CHENG YI-KAN;TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 SU KE-YING;WANG CHUNG-HSING;KUAN JUI-FENG;CHAO HSIAO-SHU;CHENG YI-KAN
分类号 G03F9/00;G06F17/50 主分类号 G03F9/00
代理机构 代理人
主权项
地址