发明名称 Characterizing performance of an electronic system
摘要 In one embodiment of the present invention, the performance of an electronic circuit having a clock path between a clock source cell and a clock leaf cell is characterized over a simulation duration, where the clock path has one or more intermediate cells. Variations in the effective power supply voltage level least one intermediate cell over the simulation duration are determined using a system-level power-grid simulation tool. Static timing analysis (STA) software is used to determine cell delays for at least one of the intermediate cells for different clock-signal transitions at different times during the simulation duration. The cell delays are then used to generate one or more metrics characterizing the performance of the electronic circuit, such as maximum and minimum pulse widths, maximum cycle-to-cycle jitter, and maximum periodic jitter.
申请公布号 US8255199(B2) 申请公布日期 2012.08.28
申请号 US20080120894 申请日期 2008.05.15
申请人 YI HYUK-JONG;AGERE SYSTEMS INC. 发明人 YI HYUK-JONG
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址