发明名称 DIFFERENTIAL PLATE LINE SCREEN TEST FOR FERROELECTRIC LATCH CIRCUITS
摘要 Non-volatile latch circuits, such as in memory cells and flip-flops, that are constructed for reliability screening. The non-volatile latch circuits each include ferroelectric capacitors coupled to storage nodes, for example at the outputs of cross-coupled inverters. Separate plate lines are connected to the ferroelectric capacitors of the complementary storage nodes. A time-zero test of the latch stability margin is performed by setting a logic state at the storage nodes, then programming the state into the ferroelectric capacitors by polarization. After power-down, the plate lines are biased with a differential voltage relative to one another, and the latch is then powered up to attempt recall of the programmed state. The differential voltage disturbs the recall, and provides a measure of the cell margin and its later-life reliability.
申请公布号 US2012195096(A1) 申请公布日期 2012.08.02
申请号 US201213445076 申请日期 2012.04.12
申请人 SUMMERFELT SCOTT R.;RODRIGUEZ JOHN ANTHONY;MCADAMS HUGH P.;BARTLING STEVEN CRAIG;TEXAS INSTRUMENTS INCORPORATED 发明人 SUMMERFELT SCOTT R.;RODRIGUEZ JOHN ANTHONY;MCADAMS HUGH P.;BARTLING STEVEN CRAIG
分类号 G11C11/22 主分类号 G11C11/22
代理机构 代理人
主权项
地址
您可能感兴趣的专利