发明名称 Method for gate leakage reduction and Vt shift control and complementary metal-oxide-semiconductor device
摘要 The present invention relates to a method for gate leakage reduction and Vt shift control, in which a first ion implantation is performed on PMOS region and NMOS region of a substrate to implant fluorine ions, carbon ions, or both in the gate dielectric or the semiconductor substrate, and a second ion implantation is performed only on the NMOS region of the substrate to implant fluorine ions, carbon ions, or both in the gate dielectric or the semiconductor substrate in the NMOS region, with the PMOS region being covered by a mask layer. Thus, the doping concentrations obtained by the PMOS region and the NMOS region are different to compensate the side effect caused by the different equivalent oxide thickness and to avoid the Vt shift.
申请公布号 US8232605(B2) 申请公布日期 2012.07.31
申请号 US20080337541 申请日期 2008.12.17
申请人 LIN CHIEN-LIANG;WANG YU-REN;KAO WU-CHUN;LI YING-HSUAN;YEN YING-WEI;CHAN SHU-YEN;UNITED MICROELECTRONICS CORP. 发明人 LIN CHIEN-LIANG;WANG YU-REN;KAO WU-CHUN;LI YING-HSUAN;YEN YING-WEI;CHAN SHU-YEN
分类号 H01L29/76 主分类号 H01L29/76
代理机构 代理人
主权项
地址