发明名称 METHOD FOR TESTING TRAP DENSITY OF GATE DIELECTRIC LAYER IN SEMICONDUCTOR DEVICE HAVING NO SUBSTRATE CONTACT
摘要 A method for testing trap density in a gate dielectric layer of a semiconductor device having no substrate contact is provided in the invention. A source and a drain of the device are bilateral symmetric, and probes and cables of a test instrument connecting to the source and the drain are bilateral symmetric. Firstly, bias settings at the gate, the source and the drain are controlled so that the device is under an initial state that an inversion layer is not formed and traps in the gate dielectric layer impose no confining effects on charges. After that, the following steps are repeated sequentially to form a loop by changing the bias settings: 1) carriers flow into the channel through the source and the drain to form an inversion layer, and a portion of carriers are confined by the traps in the gate dielectric layer; 2) carriers of the inversion layer flow back to the source and the drain respectively, whereas the carriers confined by the traps in the gate dielectric layer do not flow back to the channel; 3) carriers confined by the traps in the gate dielectric layer flow out through the drain terminal only; and the trap density of the gate dielectric layer are calculated according to the period of the loop, the size of the channel of the device, and DC currents at the source and the drain. The method is simple and effective and is easy to setup the instruments with a low cost. The method is applicable to be used in testing traps in the gate dielectric layer of the devices that have no substrate contact, especially the surrounding-gate device.
申请公布号 US2012187976(A1) 申请公布日期 2012.07.26
申请号 US201113382415 申请日期 2011.09.29
申请人 HUANG RU;ZOU JIBIN;WANG RUNSHENG;FAN JIEWEN;LIU CHANGZE;WANG YANGYUAN;PEKING UNIVERSITY 发明人 HUANG RU;ZOU JIBIN;WANG RUNSHENG;FAN JIEWEN;LIU CHANGZE;WANG YANGYUAN
分类号 G01R31/26 主分类号 G01R31/26
代理机构 代理人
主权项
地址