发明名称 Clock-Tree Transformation in High-Speed ASIC Implementation
摘要 A method includes providing a first clock tree including a root clock and a plurality of levels of integrated clock gates (ICGs) under the root clock. The plurality of levels of ICGs in the first clock tree is flattened to generate a second clock tree including a plurality of ICGs in a same level under the root clock. A fake module is formed to reserve a region between the root clock and the plurality of ICGs. The fake module includes the root clock as a first input, and a first plurality of outputs coupled to clock-inputs of the plurality of ICGs. A skew balancing is performed on the second clock tree using a clock tree synthesis (CTS) tool to generate a third clock tree, wherein no buffers are inserted into the fake module, and wherein buffers are inserted by the CTS tool under the plurality of ICGs.
申请公布号 US2012176157(A1) 申请公布日期 2012.07.12
申请号 US20110987652 申请日期 2011.01.10
申请人 PENG RAY CHIH-JUI;TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 PENG RAY CHIH-JUI
分类号 H03K19/096;G06F17/50 主分类号 H03K19/096
代理机构 代理人
主权项
地址