发明名称 RADIX 8 FIXED-POINT FFT LOGIC CIRCUIT CHARACTERIZED TO HOLD ROUTE i(√i) ARITHMETIC OPERATION
摘要 <P>PROBLEM TO BE SOLVED: To reduce the rounding error of a high speed Fourier transformation (FFT) arithmetic operation. <P>SOLUTION: Data appearing as an irrational number (&radic;, square root) among rotation factors on a complex plane included in a butterfly arithmetic operation (8p) are not intentionally calculated, but preserved in a memory installed in one stage among a plurality of stages of an FFT integrated into a pipe line in multi-stages, and when the data reappear in the subsequent stage, an arithmetic operation to multiply two rotation factors is performed. Thus, it is possible to eliminate any rounding error during the butterfly arithmetic operation (8p) of a radix 8(radix-8). Furthermore, it is possible to apply this invention to cover more stages by the butterfly arithmetic operation of a radix 2(radix-s) or a radix (radix-4). <P>COPYRIGHT: (C)2012,JPO&INPIT
申请公布号 JP2012123561(A) 申请公布日期 2012.06.28
申请号 JP20100272947 申请日期 2010.12.07
申请人 INTERNATL BUSINESS MACH CORP <IBM> 发明人 TAKANO KOJI;KATAYAMA YASUNAO
分类号 G06F7/00 主分类号 G06F7/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利