发明名称 Analog power sequencer and method
摘要 Supply voltage sequencing circuitry includes a first sequencer (10-1) that produces an active level of a Power Good signal PG if a first supply voltage VOUT1 exceeds an upper threshold V90% while a control signal EN_PG is active, and produces an inactive level of PG if EN_PG is inactive. The PG level is latched when a control signal EN is inactive. A Power Down signal PD is produced if VOUT1 is less than a lower threshold V10% while EN is inactive. An active level of PD is produced when EN is active. A power-up sequence of supply voltages VOUT1, VOUT2, and VOUT3 monitored by the first sequencer and similar second (10-2) and third (10-3) sequencers, respectively, is determined by connection of PG of each of the first and second sequencers to control the supply voltage monitored by the next sequencer. A desired power-down sequence of the supply voltages is determined by connections of the PDs of the first and second sequencers in the power-down sequence to EN_PG inputs and EN inputs of other sequencers, respectively, in accordance with a predetermined power-down algorithm.
申请公布号 US2012153992(A1) 申请公布日期 2012.06.21
申请号 US20100928739 申请日期 2010.12.17
申请人 NOGAWA MASASHI;TEXAS INSTRUMENTS INCORPORATED 发明人 NOGAWA MASASHI
分类号 H03K5/22;H02J4/00 主分类号 H03K5/22
代理机构 代理人
主权项
地址