发明名称 Wide range and dynamically reconfigurable clock data recovery architecture
摘要 Wide range and dynamically reprogrammable CDR architecture recovers an embedded clock signal from serial input data with a wide range of operating frequencies. In order to support a wide range of data rates, the CDR architecture includes multiple operating parameters. These parameters include various pre/post divider settings, charge pump currents, loop-filter and bandwidth selections, and VCO gears. The parameters may be dynamically reprogrammed without powering down the circuitry or PLD. This allows the CDR circuitry to switch between various standards and protocols on-the-fly.
申请公布号 US8189729(B2) 申请公布日期 2012.05.29
申请号 US20060329197 申请日期 2006.01.09
申请人 HOANG TIM TRI;SHUMARAYEV SERGEY YURYEVICH;WONG WILSON;PATEL RAKESH;ALTERA CORPORATION 发明人 HOANG TIM TRI;SHUMARAYEV SERGEY YURYEVICH;WONG WILSON;PATEL RAKESH
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址