发明名称 FAST AND COMPACT CIRCUIT FOR BUS INVERSION
摘要 A processor based system with at least one processor, at least one memory controller and optionally other devices having bussed system with a fast and compact majority voter in the circuitry responsible for the bus inversion decision. The majority voter is implemented in analog circuitry having two branches. One branch sums the advantage of transmitting the bits without inversion, the other sums the advantage of transmitting the bits with inversion. The majority voter computes the bus inversion decision in slightly more than one gate delay by simultaneously comparing current drive in each branch.
申请公布号 US2012131251(A1) 申请公布日期 2012.05.24
申请号 US201213361291 申请日期 2012.01.30
申请人 JOSHI MAYUR;ROUND ROCK RESEARCH, LLC 发明人 JOSHI MAYUR
分类号 G06F13/14;G06F11/00 主分类号 G06F13/14
代理机构 代理人
主权项
地址