发明名称 ISI pattern-weighted early-late phase detector with function-controlled oscillation jitter tracking
摘要 An inter-symbol interference (ISI) pattern-weighted early-late phase detector is provided. An I clock and a function-controlled oscillation cycle phase delay Q clock are generated. The I clock frequency is divided by n, creating a reference clock. A serial data stream is sequentially sampled with the I clock, and with the function-controlled varied phase delay Q clock, creating digital I-bit and varied phase delay Q-bit values, respectively. The values are segmented into n-bit digital words. I clock phase corrections are identified and a modulation factor is determined in response to comparing varied phase delay Q-bit values with I-bit values. Also identified are bit sequence patterns associated with each I-bit value. Each I-bit value is weighted in response to the identified bit sequence pattern and the identified I clock phase correction. The modulation factor is applied to the weighted average, and I and Q clock phase error signals are generated.
申请公布号 US8180012(B1) 申请公布日期 2012.05.15
申请号 US20090574591 申请日期 2009.10.06
申请人 DO VIET LINH;FU WEI;FARHOODFAR ARASH;APPLIED MICRO CIRCUITS CORPORATION 发明人 DO VIET LINH;FU WEI;FARHOODFAR ARASH
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址