发明名称 Semiconductor package with embedded die
摘要 A semiconductor package having an embedded die and solid vertical interconnections, such as stud bump interconnections, for increased integration in the direction of the z-axis (i.e., in a direction normal to the circuit side of the die). The semiconductor package can include a die mounted in a face-up configuration (similar to a wire bond package) or in a face-down or flip chip configuration.
申请公布号 US8174119(B2) 申请公布日期 2012.05.08
申请号 US20060595638 申请日期 2006.11.10
申请人 PENDSE RAJENDRA D.;STATS CHIPPAC, LTD. 发明人 PENDSE RAJENDRA D.
分类号 H01L23/52 主分类号 H01L23/52
代理机构 代理人
主权项
地址
您可能感兴趣的专利